Skip to Main Content (Press Enter)

Logo UNIPV
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture

UNIFIND
Logo UNIPV

|

UNIFIND

unipv.it
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  1. Insegnamenti

A development and simulation environment for a floating point operations FPGA based accelerator

Contributo in Atti di convegno
Data di Pubblicazione:
2003
Abstract:
Exploiting hardware devoted to a specific application requires a proper programming support, like libraries allowing a simple interface with the device. As a complementary design, a dedicated device language might be developed to make its programming easier. In previous works we presented the architecture of a floating point operations accelerator based on Field Programmable Gate Array (FPGA) technology. In this paper we describe the development environment which allows to write, translate and simulate instruction sequences written in a language specifically conceived and designed for that device.
Tipologia CRIS:
4.1 Contributo in Atti di convegno
Keywords:
FPGA based accelerators; Physics simulations; Translators; Simulators; Software development environment
Elenco autori:
Bera, Marco; Danese, Giovanni; DE LOTTO, Ivo; Leporati, Francesco; Spelgatti, Alvaro
Autori di Ateneo:
DANESE GIOVANNI
LEPORATI FRANCESCO
Link alla scheda completa:
https://iris.unipv.it/handle/11571/138698
Titolo del libro:
Proceedings of DSD ’03 – III° Euromicro Symposium on Digital System Design
  • Utilizzo dei cookie

Realizzato con VIVO | Designed by Cineca | 25.6.0.0