Skip to Main Content (Press Enter)

Logo UNIPV
  • ×
  • Home
  • Degrees
  • Courses
  • Jobs
  • People
  • Outputs
  • Organizations

UNIFIND
Logo UNIPV

|

UNIFIND

unipv.it
  • ×
  • Home
  • Degrees
  • Courses
  • Jobs
  • People
  • Outputs
  • Organizations
  1. Outputs

First test results of the CHIPIX65 asynchronous front-end connected to a 3D sensor

Academic Article
Publication Date:
2019
abstract:
This work reports on the main results from the experimental characterization of the asynchronous analog front-end integrated in a 65 nm CMOS mixed-signal chip for the readout of high granularity silicon pixel sensors at the high-luminosity upgrades of the ATLAS and CMS experiments. Such a mixed-signal chip has been designed and submitted in the framework of the CHIPIX65 project, funded by the Italian Institute of Nuclear Physics for the development of an advanced pixel chip in a 65 nm CMOS technology. The project fits the program of the RD53 Collaboration, whose efforts led to the submission, in August 2017, of the large scale chip RD53A, integrating, among three different front-ends, an improved version of the analog processor discussed in this work. The main performance parameters of the asynchronous analog front-end, bump-bonded to a 3D sensor developed by FBK, are discussed in this work.
Iris type:
1.1 Articolo in rivista
Keywords:
CHIPIX65; Equivalent noise charge; Front-end electronics; High Luminosity LHC; Low threshold
List of contributors:
Gaioni, L.; De Canio, F.; Manghisoni, M.; Ratti, L.; Re, V.; Sonzogni, M.; Traversi, G.
Authors of the University:
RATTI LODOVICO
Handle:
https://iris.unipv.it/handle/11571/1314746
Published in:
NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH. SECTION A, ACCELERATORS, SPECTROMETERS, DETECTORS AND ASSOCIATED EQUIPMENT
Journal
  • Overview

Overview

URL

http://www.sciencedirect.com/science/journal/01689002
  • Use of cookies

Powered by VIVO | Designed by Cineca | 26.4.0.0