Skip to Main Content (Press Enter)

Logo UNIPV
  • ×
  • Home
  • Degrees
  • Courses
  • Jobs
  • People
  • Outputs
  • Organizations

UNIFIND
Logo UNIPV

|

UNIFIND

unipv.it
  • ×
  • Home
  • Degrees
  • Courses
  • Jobs
  • People
  • Outputs
  • Organizations
  1. Outputs

A 40-nm CMOS, 1.1-V, 101-dB Dynamic-Range, 1.7-mW Continuous-Time ΣΔ ADC for a Digital Closed-Loop Class-D Amplifier

Academic Article
Publication Date:
2015
abstract:
This paper presents a continuous-time third-order ΣΔ modulator designed for closing the feedback loop of a digital class-D audio amplifier. The closed-loop digital class-D amplifier fully exploits the potential of the used 40-nm CMOS technology to achieve at the same time the flexibility of digital implementations and the performance of analog solutions. The proposed ΣΔ modulator consumes 1.7 mW from a 1.1-V power supply, achieving 101-dB dynamic-range (DR) and 72-dB peak signal-tonoise and distortion ratio (SNDR). The active-RC implementation allows the 1.1-V ΣΔ modulator inputs to be directly connected to the 5-V class-D amplifier power stage outputs and inherently guarantees third-order anti-aliasing filtering
Iris type:
1.1 Articolo in rivista
Keywords:
CLASS-D AMPLIFIER; SIGMA-DELTA MODULATOR; CMOS INTEGRATED CIRCUITS
List of contributors:
Donida, Achille; R., Cellier; A., Nagari; Malcovati, Piero; A., Baschirotto
Authors of the University:
MALCOVATI PIERO
Handle:
https://iris.unipv.it/handle/11571/1079785
Published in:
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS. I, REGULAR PAPERS
Journal
  • Use of cookies

Powered by VIVO | Designed by Cineca | 26.4.5.0